## IJFANS INTERNATIONAL JOURNAL OF FOOD AND NUTRITIONAL SCIENCES ISSN PRINT 2319 1775 Online 2320 7876 Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11,155 10, 2022

## Comparison of 9-level switched capacitor based multilevel inverter with

## conventional 9-level CHBMLI:

# Arti Saxena Phd research Scholar<sup>1</sup> Sangam University, Bhilwara, Rajasthan Dr. Vinesh Agarwal<sup>2</sup> Dept. of Electrical Engineering Sangam University, Bhilwara Rajasthan

**Abstract:** This manuscript presents the comparison of  $1-\phi$  9-level cascaded H-bridge multilevel inverter and 9-level Switched capacitor based multilevel inverter. To cheer the quality of inverter's output parameters primarily THD and switching losses, multicarrier phase shifted technique is consider for controlling the gate pulse of 9-level inverters and the complete analysis of THD for 9-level is done. This work is performed and results are validated using MATLAB/SIMULINK.

**Keywords**: Multilevel Inverter (MLI), Cascaded H-Bridge (CHBMLI), Multicarrier pulse width modulation technique (MCPWM).

#### **INTRODUCTION:**

Now a days in the field of medium voltage and high power applications multi level voltage source inverter (VSI) playing vital role; as it has better waveform quality, low dv/dt stresses on switching devices and no electromagnetic interferences problem compared to conventional two level voltage source inverter [1].In many practical applications a sinusoidal voltage becomes necessity; owing to cost effectiveness of multi level inverter became popular choice as it generates staircase voltage closer to sinusoid, also as the number of levels increases waveform quality improves and the filter requirement reduces [2]. Basically, there are three classes of multi level inverter, c) cascaded H-bridge multilevel inverter (CMLI) [3]. For same voltage level, cascaded H-bridge inverter requires less number of switching devices, reduced voltage unbalancing problem [4-5]. There are various methods of modulation technique to minimize the Total Harmonic Distortion (THD) and to control the output voltage of multilevel inverter; carrier based PWM is one of them [6-8]. It is a so called sine triangle PWM; as a reference is sine wave and carrier is triangular wave. phase shifted



## IJFANS INTERNATIONAL JOURNAL OF FOOD AND NUTRITIONAL SCIENCES ISSN PRINT 2319 1775 Online 2320 7876 Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11,Iss 10, 2022

method is a type of sine PWM technique. In this paper simulations of 9-level inverters is compared using phase shifted PWM technique for single phase, and there THD is analyzed.

## **INVERTER TOPOLOGIES:**

## 1. 9-level based conventional multilevel inverter:

Fig. 1 deprived the basic layout of CHBMLI for single phase. Every splitting voltage source  $(V_{dc1}, V_{dc2}, V_{dc3})$  associated in cascade through additional supply via a unique H-bridge circuit linked through it. Every circuit contains four switches that can create the voltage output source in positive or negative polarity; or it can be simply zero volts depending on the switching condition of the switches in the circuit [3, 4].

The level of output can be given by

$$N_{level} = 2S + 1 \tag{1}$$

Where, *S* is the H-bridge

The voltage at every phase can be calculated by

$$V_{si} = 1 V_{dc} (i = 1, 2, 3 \dots)$$
 (2)

The number of switches used in this topology is given by the equation,

$$N_{switch} = 4S \tag{3}$$

The rewards of the CHBMLI are series H-bridges for modularized outline and wrapping. The Fig 2 demonstrates the waveform of voltage output for a 9-level CHBMLI [30, 37].



Fig 1: Topology for CHBMLI



ISSN PRINT 2319 1775 Online 2320 7876 Research Paper © **2012 IJFANS. All Rights Reserved**, Journal Volume 11,1ss 10, 2022



Fig 2: Typical Output Waveform for CHBMLI

#### 2. 9-level switched capacitor based multilevel inverter:

Fig.3 shows the circuit topology of nine-level inverter, where S1, S2, S7, S8 as the switching devices of SC circuits are used to exchange the connection of C1 and C2 in series or parallel ways. S3, S4, S5, S6, S9, S10, S11, S12 are the switching devices of cascaded H-Bridges. Vdc1 and Vdc2 are input PV voltages respectively. D1 and D2 are diodes to restrict the current direction. In this topology that backend circuit of this inverter is cascaded H-Bridges in series connection. H-Bridge is significant enough to ensure the circuit conducting regardless of the directions of output voltage and current. In the case of either inductive or resistive load, H-Bridge has four conducting modes, i.e., forward conducting, freewheeling, reverse freewheeling and reverse conducting.



Fig. 3. Circuit topology of cascaded nine-level inverter (N1 = 2, N2 = 2).



#### IJFANS INTERNATIONAL JOURNAL OF FOOD AND NUTRITIONAL SCIENCES ISSN PRINT 2319 1775 Online 2320 7876 Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11, Jss 10, 2022



Fig. 4: Staircase output of 9-level SCMLI.

#### Phase Shifted PWM (PS PWM)

This technique is also called hybrid PWM technique and is used to generate the stepped multilevel output voltage waveform with lower % THD. Multilevel inverter with m levels requires (m-1) triangular carriers. All the triangular carriers have same frequency and have same peak to peak amplitude. The two carriers above zero have 180° phase shift between them. The same is true for the two carriers below the zero. In case, the number of converter levels is higher, the carrier waves are phase shifted accordingly, that is 120° for a 7-level system and 90° for a 9-level system and so on[8]. The dominant harmonics are concentrated around multiples of (m-1)/2 of the carrier wave frequency. This technique shifts the phase of every carrier in an accurate angle to diminish the harmonic content of the voltage output. The PSPWM suggest an even power allocation amongst cells. The smallest voltage output deformation is attained with 180/ N phase shifts flanked by the carrier [9,10].

Here, N is the number of single phase inverters.

(4)

$$\theta = \frac{360}{(m-1)}$$

#### SIMULATION AND RESULTS:

#### 1. 9-level Cascaded H-bridge Multilevel inverter:

Conventional 9-level CHBMLI is designed with the help of four H-bridge inverters comprises of 4 DC Batteries, 16 switches producing 9 level output voltage.



ISSN PRINT 2319 1775 Online 2320 7876 Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11,1ss 10, 2022



Fig. 5: 9-level Cascaded H-bridge Multilevel inverter:

### 2. Switched capacitor based 9-level multilevel inverter:

Switched capacitor based multilevel inverter is designed with the help of two capacitor and

12 switches comprises with two DC battery producing 9 level voltage output.



Fig. 6: Switched capacitor based 9-level multilevel inverter simulation



ISSN PRINT 2319 1775 Online 2320 7876

Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11, Iss 10, 2022

3. Output of Conventional 9-level CHBMLI:



Fig.7: VOLTAGE WAVEFORM FOR 9 LEVEL CHBMLI



Fig.8: THD FOR 9 LEVEL CHBMLI



ISSN PRINT 2319 1775 Online 2320 7876

Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11,155 10, 2022

# 4. 9-level switched capacitor based multilevel inverter



# Fig.9: OUTPUT WAVEFORM FOR 9 LEVEL SCMLI



# Fig.10: THD FOR 9 LEVEL SCMLI



ISSN PRINT 2319 1775 Online 2320 7876

Research Paper © 2012 IJFANS. All Rights Reserved, Journal Volume 11, Iss 10, 2022

## • COMPARISON:

| INBUILT               | Switched capacitor based 9- | 9-level CHBMLI |
|-----------------------|-----------------------------|----------------|
|                       | level MLI                   |                |
| No of DC source       | 2                           | 4              |
| No of switches        | 12                          | 16             |
| No of level in output | 9                           | 9              |
| No of gate drivers    | 12                          | 16             |
|                       | 2                           | 0              |
| No of capacitor       |                             |                |
| No of diodes          | 2                           | 0              |
|                       |                             |                |
| THD                   | 10.12%                      | 10.57%         |

#### **CONCLUSION:**

The proposed SC MLI is compared with conventional topology on the basis of no. of dc sources, no. of switches, no. of discrete diodes, no. of levels in output, no. of capacitors, no. of gate drivers is done and find that proposed topology is better in every domain with better harmonic distortion percentage.

Phase shifted modulation technique is used to modulate the gate pulses of 9-level inverters and there simulation is developed in MATLAB platform. From the obtained results by simulations it is observed that level shifted technique can be useful to multilevel inverter.



### **REFERENCES:**

- Babaei, E & Seyed, HH 2009, 'New cascaded multilevel inverter topology with minimum number of switches,' Energy Conversion and Management, vol. 50, pp. 2761– 2767. Babaei, E, Laali, S & Bayat, Z 2015, 'A Single-Phase Cascaded Multilevel Inverter Based on a New Basic Unit With Reduced Number of Power Switches,' IEEE transactions on industrial electronics, vol. 62, no. 2, pp. 922- 929.
- Banaei, MR, Khounjahan, H & Salary, E 2012, 'Single source cascaded transformers multilevel inverter with reduced number of switches,' IET Power Electronics, vol. 5, no. 9, pp. 1748–1753.
- Carrara, G, Gardella, S, Marchesoni, M, Salutari, R & Sciutto, G 1992, 'A new multilevel PWM method: A theoretical analysis,' IEEE Transaction on Power Electron, vol. 7, no. 3, pp. 497–505.
- Chavarría, J, Biel, D, Guinjoan, F, Meza, C & Negroni, JJ 2013, 'Energy-Balance Control of PV Cascaded Multilevel Grid-Connected Inverters Under Level-Shifted and Phase-Shifted PWMs', IEEE Transactions on Industrial Electronics, vol. 68, no. 1, pp. 98-111.
- Fu-San Shyu & Yen-Shin Lai 2002, 'Virtual stage pulse-width modulation technique for multilevel inverter/converter', IEEE Transaction on Power Electronics, vol. 17, no. 3, pp. 332-341.
- 6. Geetha, R & Ramaswamy, M 2015, 'New PWM strategy for three phase multilevel inverter,' International Journal of Power Electronics, vol. 7, no. 1/2, pp. 86–108.
- Lai, JS & Peng, FZ 1996, 'Multilevel converters-a new breed of power converters,' IEEE Transaction on Industrial Application, vol. 32, pp. 509–517.
- 8. Mahdi Toupchi Khosroshahi 2014, 'Crisscross cascade multilevel inverter with reduction in number of components,' IET Power Electronics, vol. 7, no. 12, pp. 2914–2924.
- 9. McGrath, BP & Holmes, DG 2000, 'A comparison of multicarrier PWM strategies for cascaded and neutral point clamped multilevel inverters,' Proc. IEEE PESC, pp. 674–679
- McGrath, BP, Meynard, T, Gateau, G & Holmes, DG 2007, 'Optimal modulation of flying capacitor and stacked multicell converters using a state machine decoder', IEEE Transaction on Power Electronics, vol. 22, no. 2, pp. 508-516.

